# Lab 6 3300L.E01

Dual BCD Up/Down
Counters, ALU, and Control
Display on 7-Segment

Group U Justin Herrera - Pandarb004 Nathan Rahbar - 9athan

## Design

#### Constraints

For Lab 6, our team implemented the 7 segment displays on the Nexys A7. We had a constraints file in which we initialized all of our needed inputs and outputs.

```
## Clock signal
set_property -dict { PACKAGE_PIN_E3
                                                                                                                              IOSTANDARD LVCMOS33 } [get_ports {CLK}]; #IO_L12P_T1_MRCC_35 Sch=clk100mhz
create_clock -add -name sys_clk_pin -period 10.00 -waveform {0 5} [get_ports {CLK}];
##Switches
                                                                                                                            | IOSTANDARD LVCMOS33 | [get_ports { SW[0] }]; #IO_L24N_T3_RS0_15 Sch=sw[0] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[1] }]; #IO_L3N_T0_DQS_EMCCLK_14 Sch=sw[1] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[2] }]; #IO_L6N_T0_D08_VREF_14 Sch=sw[2] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[3] }]; #IO_L13N_T2_MRCC_14 Sch=sw[3] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[4] }]; #IO_L12N_T1_MRCC_14 Sch=sw[4] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[5] }]; #IO_L7N_T1_D10_14 Sch=sw[5] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[6] }]; #IO_L17N_T2_A13_D29_14 Sch=sw[6] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[7] }]; #IO_L5N_T0_D07_14 Sch=sw[7] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS33 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS34 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS35 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS35 } [get_ports { SW[8] }]; #IO_L24N_T3_34 Sch=sw[8] |
| IOSTANDARD LVCMOS35 } [get_ports { SW[8] }] |
| IOSTANDARD LVCMOS35 } [get_ports { SW[8] }] |
| IOSTANDARD LVCMOS35 } [get_ports { SW[8] }] |
| IOSTANDARD LVCMOS35 } [get_ports { SW[8] }] |
| IOSTANDARD LVCMOS35 } [get_por
set_property -dict { PACKAGE_PIN J15
set_property -dict { PACKAGE_PIN L16
set_property -dict { PACKAGE_PIN M13
set_property -dict { PACKAGE_PIN R15
 set_property -dict { PACKAGE_PIN R17
 set_property -dict { PACKAGE_PIN T18
set_property -dict { PACKAGE_PIN U18
set_property -dict { PACKAGE_PIN R13
set_property -dict { PACKAGE_PIN T8
## LEDS
                                                                                                                             | IOSTANDARD LVCMOS33 | [get_ports { LED[0] }]; #IO_L18P_T2_A24_15 Sch=led[0] |
| IOSTANDARD LVCMOS33 | [get_ports { LED[1] }]; #IO_L24P_T3_RS1_15 Sch=led[1] |
| IOSTANDARD LVCMOS33 | [get_ports { LED[2] }]; #IO_L17N_T2_A25_15 Sch=led[2] |
| IOSTANDARD LVCMOS33 | [get_ports { LED[3] }]; #IO_L8P_T1_D11_14 Sch=led[3] |
| IOSTANDARD LVCMOS33 | [get_ports { LED[4] }]; #IO_L7P_T1_D09_14 Sch=led[4] |
| IOSTANDARD LVCMOS33 | [get_ports { LED[5] }]; #IO_L18N_T2_A11_D27_14 Sch=led[5] |
| IOSTANDARD LVCMOS33 | [get_ports { LED[6] }]; #IO_L18P_T2_A14_D30_14 Sch=led[6] |
| IOSTANDARD LVCMOS33 | [get_ports { LED[7] }]; #IO_L18P_T2_A12_D28_14 Sch=led[7] |
set_property -dict { PACKAGE_PIN H17
 set_property -dict { PACKAGE_PIN K15
 set_property -dict { PACKAGE_PIN J13
set_property -dict { PACKAGE_PIN N14 set_property -dict { PACKAGE_PIN R18
set_property -dict { PACKAGE_PIN V17
set_property -dict { PACKAGE_PIN U17
set_property -dict { PACKAGE_PIN U16
     ##7 segment display
                                                                                                                             IOSTANDARD LVCMOS33 } [get_ports { SEG[0] }]; #IO_L24N_T3_A00_D16_14 Sch=ca IOSTANDARD LVCMOS33 } [get_ports { SEG[1] }]; #IO_25_14 Sch=cb IOSTANDARD LVCMOS33 } [get_ports { SEG[2] }]; #IO_25_15 Sch=cc IOSTANDARD LVCMOS33 } [get_ports { SEG[2] }]; #IO_L17P_T2_A26_15 Sch=cd IOSTANDARD LVCMOS33 } [get_ports { SEG[4] }]; #IO_L13P_T2_MRCC_14 Sch=ce IOSTANDARD LVCMOS33 } [get_ports { SEG[5] }]; #IO_L19P_T3_A10_D26_14 Sch=cf IOSTANDARD LVCMOS33 } [get_ports { SEG[6] }]; #IO_L4P_T0_D04_14 Sch=cg
     set_property -dict { PACKAGE PIN T10
     set_property -dict { PACKAGE_PIN R10
     set_property -dict { PACKAGE_PIN K16
     set_property -dict { PACKAGE_PIN K13
     set_property -dict { PACKAGE_PIN P15
set_property -dict { PACKAGE_PIN T11
     set property -dict { PACKAGE PIN L18
     #set_property -dict { PACKAGE PIN H15
                                                                                                                                 IOSTANDARD LVCMOS33 } [get_ports { DP }]; #IO_L19N_T3_A21_VREF_15 Sch=dp
                                                                                                                                                                                                  le [get_ports { AN[0] }]; #IO_L23P_T3_F0E_B_15 Sch=an[0]
le [get_ports { AN[1] }]; #IO_L23N_T3_FWE_B_15 Sch=an[1]
le [get_ports { AN[2] }]; #IO_L24P_T3_A01_D17_14 Sch=an[2]
le [get_ports { AN[3] }]; #IO_L19P_T3_A22_15 Sch=an[4]
le [get_ports { AN[4] }]; #IO_L8N_T1_D12_14 Sch=an[4]
le [get_ports { AN[5] }]; #IO_L14P_T2_SRCC_14 Sch=an[5]
le [get_ports { AN[6] }]; #IO_L23P_T3_35 Sch=an[6]
le [get_ports { AN[7] }]; #IO_L23N_T3_A02_D18_14 Sch=an[7]
     set_property -dict { PACKAGE_PIN_J17
                                                                                                                               IOSTANDARD LVCMOS33 }
     set_property -dict { PACKAGE PIN J18
                                                                                                                               IOSTANDARD LVCMOS33 }
     set_property -dict { PACKAGE_PIN T9
                                                                                                                                TOSTANDARD LVCMOS33
     set_property -dict { PACKAGE_PIN J14
                                                                                                                               TOSTANDARD LVCMOS33 }
                                                                                                                               TOSTANDARD LVCMOS33 }
     set_property -dict { PACKAGE_PIN P14
     set_property -dict { PACKAGE_PIN T14
                                                                                                                                IOSTANDARD LVCMOS33 }
     set_property -dict { PACKAGE_PIN K2
set_property -dict { PACKAGE_PIN U13
                                                                                                                                IOSTANDARD LVCMOS33 }
                                                                                                                                IOSTANDARD LVCMOS33 }
```

#### Clock Divider

```
module clock_divider(
    input clk,
    input BTN0,
    input [4:0] sel,
    output wire clk_div,
    output reg [31:0] cnt = 0
);
    always @(posedge clk) begin
        if (!BTN0)
            cnt <= 0;
        else
            cnt <= cnt + 1;
    end

    assign clk_div = cnt[sel];
endmodule</pre>
```

#### Control Decoder

```
module control_decoder(
    input [3:0] nibble,
    output [3:0] ctrl_nibble
);
    assign ctrl_nibble = nibble;
endmodule
```

#### Seven Segment Scanner

```
module seg7_scan(
    input clk,
    input [7:0] result,
    input [3:0] ctrl nibble,
    output reg [6:0] SEG,
    output reg [7:0] AN
);
    reg [16:0] digit scan counter;
    wire [1:0] digit_mux;
    reg [3:0] value;
    always @(posedge clk)
        digit_scan_counter <= digit_scan_counter + 1;</pre>
    assign digit mux = digit scan counter[16:15];
    always @(*) begin
        case (digit mux)
            2'b00: begin
                value = result[3:0];
                AN = 8'b111111110;
            end
            2'b01: begin
                value = result[7:4];
                AN = 8'b11111101;
            end
            2'b10: begin
                value = ctrl nibble;
                AN = 8'b11111011;
            end
            default: begin
                value = 4'b0000;
                AN = 8'b111111111;
            end
        endcase
    end
```

```
always @(*) begin
        case (value)
            4'h0: SEG = 7'b1000000;
            4'h1: SEG = 7'b1111001;
           4'h2: SEG = 7'b0100100;
            4'h3: SEG = 7'b0110000;
            4'h4: SEG = 7'b0011001;
            4'h5: SEG = 7'b0010010;
            4'h6: SEG = 7'b0000010;
            4'h7: SEG = 7'b1111000;
            4'h8: SEG = 7'b0000000;
            4'h9: SEG = 7'b0010000;
            4'hA: SEG = 7'b0001000;
           4'hB: SEG = 7'b0000011;
            4'hC: SEG = 7'b1000110;
            4'hD: SEG = 7'b0100001;
            4'hE: SEG = 7'b0000110;
            4'hF: SEG = 7'b0001110;
            default: SEG = 7'b1111111;
        endcase
   end
endmodule
```

#### Top Module

```
module top lab6(
    input CLK,
    input BTN0,
    input [8:0] SW,
    output [7:0] LED,
    output [7:0] AN,
    output [6:0] SEG
);
    wire clk div;
    wire [31:0] cnt;
    wire [3:0] unit_bcd, tens_bcd, ctrl_nibble;
    wire [7:0] logic result;
    // Instantiate clock divider
    clock_divider u_div(
        .clk(CLK),
        .BTN0(!BTN0),
        .sel(SW[4:0]),
        .cnt(cnt),
        .clk div(clk div)
    );
    // BCD counters
    bcd counter u unit(
        .clk(clk div),
        .rst n(BTN0),
        .dir(SW[7]),
        .bcd(unit bcd)
    );
    bcd counter u tens(
        .clk(clk div),
        .rst n(BTN0),
        .dir(SW[8]),
        .bcd(tens bcd)
    );
```

```
// Control Decoder
    control decoder u ctrl(
        .nibble({SW[8], SW[7], SW[6], SW[5]}),
        .ctrl nibble(ctrl nibble)
    );
    // 7-segment scanner
    seg7 scan u scan(
        .clk(CLK),
        .result(logic_result),
        .ctrl_nibble(ctrl_nibble),
        .SEG(SEG),
        .AN(AN)
    );
    assign LED[3:0] = unit_bcd;
    assign LED[7:4] = tens bcd;
endmodule
```

#### **ALU**

```
module alu(
    input [3:0] A,
    input [3:0] B,
    input [1:0] ctrl,
    output reg [7:0] result
);
    always @(*) begin
        case (ctrl)
        2'b00: result = A + B;
        2'b01: result = A - B;
        default: result = 8'b000000000;
    endcase
    end
endmodule
```

#### **BCD Counter**

```
module bcd_counter(
    input clk,
    input rst_n,
    input dir,
    output reg [3:0] bcd = 0
);
    always @(posedge clk or negedge rst_n) begin
        if (!rst_n)
            bcd <= 0;
        else if (dir) begin
            if (bcd == 9)
                bcd <= 0;
            else
                bcd <= bcd + 1;
        end else begin
            if (bcd == 0)
                bcd <= 9;
            else
                bcd <= bcd - 1;
        end
    end
endmodule
```

## **Testbench**



# Implementation



# Contributions

Justin - Testbench, Report. - 50% Nathan - Driver Module, Constraints. - 50%

## Demo

https://youtu.be/FXDZODTNaR8